Dr DC Hendry

October 2007

#### Outline I

Pass Transistor Circuits

2 The CMOS Transmission Gate

3 Design Example

4 Transmission Gate Design Methodology

 We can view the complementary CMOS gate as switching the output pin to one of power or ground.

- We can view the complementary CMOS gate as switching the output pin to one of power or ground.
- A slightly more general gate is obtained if we switch the output to one of power; ground; or any of the input signals.

- We can view the complementary CMOS gate as switching the output pin to one of power or ground.
- A slightly more general gate is obtained if we switch the output to one of power; ground; or any of the input signals.
- In such designs the MOSFET is considered to be a *pass* transistor.

- We can view the complementary CMOS gate as switching the output pin to one of power or ground.
- A slightly more general gate is obtained if we switch the output to one of power; ground; or any of the input signals.
- In such designs the MOSFET is considered to be a pass transistor.
- When used as a pass transistor the device may conduct current in either direction.





| Α | В | Х |
|---|---|---|
| 0 | 0 | Z |
|   |   | • |
|   |   |   |
|   |   |   |



| Α | В | X |
|---|---|---|
| 0 | 0 | Z |
| 0 | 1 | 0 |
|   |   |   |
|   |   |   |
|   |   |   |



| Α | В | Χ |
|---|---|---|
| 0 | 0 | Ζ |
| 0 | 1 | 0 |
| 1 | 0 | Z |
|   |   |   |



| Z   |
|-----|
| ١ ۾ |
| 0   |
| Z   |
| 1   |
|     |

For the n-channel pass transistor circuit note that:

• "Z" in the truth table implies a floating node.

For the n-channel pass transistor circuit note that:

- 1 "Z" in the truth table implies a floating node.
- ② For the n-channel pass transistor, when A=B=1, the output voltage at X is:

$$V_{x} = \min(V_{B} - V_{t}, V_{A})$$

For the n-channel pass transistor circuit note that:

- "Z" in the truth table implies a floating node.
- ② For the n-channel pass transistor, when A=B=1, the output voltage at X is:

$$V_{x} = \min(V_{B} - V_{t}, V_{A})$$

**3** This if  $V_A = V_B = 3.3V$  and  $V_t = 0.6V$  then  $V_x = 2.7V$ .

For the n-channel pass transistor circuit note that:

- "Z" in the truth table implies a floating node.
- ② For the n-channel pass transistor, when A=B=1, the output voltage at X is:

$$V_{x} = min(V_{B} - V_{t}, V_{A})$$

- **3** This if  $V_A = V_B = 3.3V$  and  $V_t = 0.6V$  then  $V_x = 2.7V$ .
- This reduction in output voltage makes cascading of pass transistor circuits difficult.





Figure: Cascaded pass transistors

• With an n-channel transistor high voltages are degraded by one  $V_t$ .

- With an n-channel transistor high voltages are degraded by one  $V_t$ .
- ullet Similar circuits with a p-channel device "degrade" (by increasing) a logic zero by one  $V_t$ .

- With an n-channel transistor high voltages are degraded by one  $V_t$ .
- ② Similar circuits with a p-channel device "degrade" (by increasing) a logic zero by one  $V_t$ .
- So such circuits are normally confined to the internal circuitry of a gate.

- With an n-channel transistor high voltages are degraded by one  $V_t$ .
- ② Similar circuits with a p-channel device "degrade" (by increasing) a logic zero by one  $V_t$ .
- So such circuits are normally confined to the internal circuitry of a gate.
- Full logic levels can be regenerated with an inverter at the output of the gate.

## Two-to-One Mux



Figure: Two-to-one Mux

#### Two-to-One Mux - 2

ullet When S=1 the output Z is connected to B

#### Two-to-One Mux - 2

- When S = 1 the output Z is connected to B
- When S = 0 the output Z is connected to A

#### Two-to-One Mux - 2

- ullet When S = 1 the output Z is connected to B
- When S = 0 the output Z is connected to A
- Note that the connection made is bidirectional

## The CMOS Transmission Gate

The CMOS transmission gate consists of two MOSFETs, one n-channel responsible for correct transmission of logic zeros,

## The CMOS Transmission Gate

The CMOS transmission gate consists of two MOSFETs, one n-channel responsible for correct transmission of logic zeros, and one p-channel, responsible for correct transmission of logic ones.

### The CMOS Transmission Gate

The CMOS transmission gate consists of two MOSFETs, one n-channel responsible for correct transmission of logic zeros, and one p-channel, responsible for correct transmission of logic ones.



Figure: CMOS Transmission Gate Circuit

When C=1, A and B are connected, both logic zero and logic one



# Transmission Gate Symbols

 Transmission gates are widely used and shorthand symbols are used.

# Transmission Gate Symbols

- Transmission gates are widely used and shorthand symbols are used.
- The standard symbol (not used often) is:

$$A \xrightarrow{\overline{C}} B$$

# Transmission Gate Symbols

- Transmission gates are widely used and shorthand symbols are used.
- The standard symbol (not used often) is:

$$A \longrightarrow \bigvee_{C} B$$

• The most commonly used symbol is simply:

$$A \longrightarrow B$$

# Design Example:

A common design technique used with transmission gate structures is the use of multiplexor based architectures. Consider the Boolean function

# Design Example:

A common design technique used with transmission gate structures is the use of multiplexor based architectures. Consider the Boolean function

$$f = AS_2\overline{S_1} + B\overline{S_2}.\overline{S_1} + \overline{S_2}S_1$$

# Design Example:

A common design technique used with transmission gate structures is the use of multiplexor based architectures. Consider the Boolean function

$$f = AS_2\overline{S_1} + B\overline{S_2}.\overline{S_1} + \overline{S_2}S_1$$

This may be rewritten as (the reason will become clear later):

$$f = AS_2\overline{S_1} + B\overline{S_2}.\overline{S_1} + 1.\overline{S_2}S_1 + 0.S_2S_1$$



# Transmission Gate Implementation:



Figure: Implementation with Transmission Gates

## Transmission Gate Implementation - 2

• Note the need for the term  $0.S_1S_2$ . If not present then when  $S_1 = S_2 = 1$  the output f would float.

# Transmission Gate Implementation - 2

- Note the need for the term  $0.S_1S_2$ . If not present then when  $S_1 = S_2 = 1$  the output f would float.
- Each transmission gate may now be replaced with two transistors.

### Transmission Gate Implementation - 2

- Note the need for the term  $0.S_1S_2$ . If not present then when  $S_1 = S_2 = 1$  the output f would float.
- Each transmission gate may now be replaced with two transistors.
- Where lines connect only to logic 1 the nMOS devices may be omitted.

### Transmission Gate Implementation - 2

- Note the need for the term  $0.S_1S_2$ . If not present then when  $S_1 = S_2 = 1$  the output f would float.
- Each transmission gate may now be replaced with two transistors.
- Where lines connect only to logic 1 the nMOS devices may be omitted.
- Where lines connect only to logic 0 the pMOS devices may be omitted.

### Transmission Gate Implementation - 2

- Note the need for the term  $0.S_1S_2$ . If not present then when  $S_1 = S_2 = 1$  the output f would float.
- Each transmission gate may now be replaced with two transistors.
- Where lines connect only to logic 1 the nMOS devices may be omitted.
- Where lines connect only to logic 0 the pMOS devices may be omitted.
- nMOS and pMOS devices may be grouped to minimise the number of wells required.



### Transistor Schematic



Figure: Transistor Level Schematic for Design

# Design Methodology

A suitable design methodology, in addition to the correct logic output, must ensure:

# Design Methodology

A suitable design methodology, in addition to the correct logic output, must ensure:

• The output is always driven to logic 1 or logic 0.

# Design Methodology

A suitable design methodology, in addition to the correct logic output, must ensure:

- The output is always driven to logic 1 or logic 0.
- There are no "sneak" paths, such as:



### Viable Approaches

Viable design approaches are:

 Choose a number of inputs as mux select inputs and proceed as above.

### Viable Approaches

#### Viable design approaches are:

- Choose a number of inputs as mux select inputs and proceed as above.
- Plot variables on K-maps.

### Viable Approaches

#### Viable design approaches are:

- Choose a number of inputs as mux select inputs and proceed as above.
- Plot variables on K-maps.
- Tabular methods such as modifications of Quine-McCluskey not covered here.

# Plotting Variables

$$f = \bar{a}\bar{b} + b\bar{c}\bar{d} + acd$$

## Plotting Variables

$$f = \bar{a}\bar{b} + b\bar{c}\bar{d} + acd$$

and we will look for a network using d and  $\bar{d}$  as inputs. Plotting the function on a K-Map gives:

## Plotting Variables

$$f = \bar{a}\bar{b} + b\bar{c}\bar{d} + acd$$

and we will look for a network using d and  $\bar{d}$  as inputs. Plotting the function on a K-Map gives:



# Plotting again with d as input

Now plot the K-Map using d as an input, giving:

# Plotting again with d as input

Now plot the K-Map using d as an input, giving:



### Plotting again with d as input

Now plot the K-Map using d as an input, giving:

Giving the Boolean expression for f as:

$$f = 1.\bar{a}\bar{b} + b\bar{c}\bar{d} + ac.d + a\bar{b}\bar{c}.0 + \bar{a}bc.0$$